Defect and Fault Tolerance in VLSI Systems

Produktinformationen "Defect and Fault Tolerance in VLSI Systems"
Higher circuit densities, increasingly more complex application ohjectives, and advanced packaging technologies have suhstantially increased the need to incorporate defect-tolerance and fault-tolerance in the design of VLSI and WSI systems. The goals of defect-tolerance and fault-tolerance are yield enhancement and improved reliahility. The emphasis on this area has resulted in a new field of interdisciplinary scientific research. I n fact, advanced methods of defect/fault control and tolerance are resulting in enhanced manufacturahility and productivity of integrated circuit chips, VI.SI systems, and wafer scale integrated circuits. In 1987, Dr. W. Moore organized an "International Workshop on Designing for Yield" at Oxford University. Edited papers of that workshop were published in reference [II. The participants in that workshop agreed that meetings of this type should he con tinued. preferahly on a yearly hasis. It was Dr. I. Koren who organized the "IEEE Inter national Workshop on Defect and Fault Tolerance in VLSI Systems" in Springfield Massachusetts the next year. Selected papers from that workshop were puhlished as the first volume of this series [21.
ISBN: 9780306435317
Verlag: Springer US
Auflage: 1
Sprache: Englisch
Seitenzahl: 316
Produktart: Gebunden
Herausgeber: Jain, V.K. Saucier, Gabriele Stapper, C.H.
Erscheinungsdatum: 31.10.1990
Verlag: Springer US
Untertitel: Volume 2
Schlagworte: RAM SRAM VLSI communication integrated circuit logic programming

Verwandte Artikel

Defect and Fault Tolerance in VLSI Systems
ISBN: 9781475799590
160,49 €*